GIGABYTES of main

Cached Memory

**Computer Systems** Chapter 6.2-6.5



# The Memory Hierarchy



## The Cache Concept



#### The Cache Concept





#### Cache Pro's and Con's

#### Pro's

• If CPU requests an address that is in cache, it gets it MUCH faster!

#### Con's

• If CPU requests an address that is NOT in cache, it gets it slower

Cache Hit

Cache Miss

#### What happens on Cache Miss?

- 1. Recognize data is not in cache
- 2. Make room in Cache copy modified data block from cache to memory
- 3. Copy requested block of memory into cache
- 4. Return data from cache



## Challenge

- Don't return a bin way that you are going to need soon!
  - if you do, you have to pay (in time) for sending it back, and then getting it again
- Don't know if you will need that bin block of memory again soon!
  - No "look-ahead" to see what parts addresses in the order memory you are going to need
- Only know one thing about orders programs:

"Part numbers addresses tend to be sequential, but when the sequence is not followed, there is a high probability that the next part number address showed up recently on the order."

#### **Example Memory Trace**

- Fetch Instruction at 0x0000555555554a92
- Fetch Integer at 0x00007fffffffffffab48
- Fetch Instruction at 0x0000555555554a94
- Store Integer at 0x00007fffffffffffab48
- Fetch Instruction at 0x0000555555554a96
- Fetch Integer at 0x00007ffffffffffb8c
- Fetch Instruction at 0x0000555555554905

•

# Trace I 0000555555554a92 R 00007fffffffffffab48 I 0000555555554a94 W 00007fffffffffffab48 I 0000555555554a96 R 00007ffffffffffffab8c I 000055555555555

#### Locality

- Local variables are next to each other in the stack frame
- Tend to read a matrix sequentially in row major order
- Instructions are read sequentially
  - If there is a loop, a small cluster of instructions is re-read multiple times

- Chances are, for most memory accesses, the block is already in the cache!
- It is not uncommon to get 98%+ cache hit rates!

#### Locality has two dimensions



#### Cache is in Hardware

- Small block of fast, expensive random-access memory
  - Small because it's expensive

#### When CPU requests memory:

- Need to check to see if that memory is in cache
- If not:
  - need to eject a "victim" cache block, send it back to memory
  - need to fetch block from memory into cache
  - need to keep track of which block this is
- Return data values from cache

#### Fully Associative Cache

• Define cache *block size* =  $2^b$  the amount of data transferred between cache and ROM memory – most often  $64=2^6$  bytes

- Divide the cache up into 2<sup>w</sup> ways
  - Each way contains one block (e.g. 64 bytes)
  - Each way contains an ID *tag* where in memory does this block come from
  - Each way contains flags, valid flag and dirty flag
  - For instance, an 8K fully associative cache contains  $128=2^7$  ways

#### Fully Associative Cache

Instruction @ 0x00005555555554a92



## Address Sub-Fields – Fully Associative

- Divide each memory address into two sub-fields
  - Tag High order bits where in memory this block comes from
  - Block Offset b Low order bits that define the offset within a block

| <b>2</b> <sup>63</sup> | 262             |                  | <b>2</b> <sup>7</sup> | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24    | <b>2</b> <sup>3</sup> | 22    | 21    | 20    |
|------------------------|-----------------|------------------|-----------------------|-----------------------|-----------------------|-------|-----------------------|-------|-------|-------|
| b <sub>63</sub>        | b <sub>62</sub> |                  | b <sub>7</sub>        | $b_6$                 | $b_5$                 | $b_4$ | $b_3$                 | $b_2$ | $b_1$ | $b_0$ |
|                        |                 | 0x0000555555554a | 1                     | 0                     | 0                     | 1     | 0                     | 0     | 1     | 0     |
|                        |                 | Tag              |                       |                       | Block Offset          |       |                       |       |       |       |

Note: Hex digit boundary

#### Random Access Memory (RAM)



| ADDR | DATA |   |   |  |  |  |  |  |  |
|------|------|---|---|--|--|--|--|--|--|
| 00   | 0    | 0 | 0 |  |  |  |  |  |  |
| 01   | 0    | 0 | 1 |  |  |  |  |  |  |
| 10   | 0    | 1 | 0 |  |  |  |  |  |  |
| 11   | 1    | 1 | 1 |  |  |  |  |  |  |

#### Random Access vs. Content Addressable

#### **RAM**

- Write(address,data)
  - Writes data to the address row
- data=Read(address)
  - Reads data at the address row

#### **CAM**

- Write(address,data)
  - Writes data to the address row
- address=Read(data)
  - Returns the address of the row that contains the data
  - Or returns "data not found"

# Content Addressable Memory (CAM)



| ADDR | DATA |   |   |  |  |  |  |  |  |  |
|------|------|---|---|--|--|--|--|--|--|--|
| 00   | 1    | 0 | 1 |  |  |  |  |  |  |  |
| 01   | 1    | 1 | 0 |  |  |  |  |  |  |  |
| 10   | 0    | 0 | 1 |  |  |  |  |  |  |  |
| 11   | 1    | 1 | 1 |  |  |  |  |  |  |  |

#### CAM in Fully Associative Cache

• Keep tags in CAM – data width = tag size

- Address in CAM is the way index in the cache
  - When main memory written to cache, also write its tag to CAM
- When accessing memory, provide requested tag to CAM
  - CAM may find that tag is not available... cache miss
  - CAM may find that tag is available and return way index of the way that contains that data... probable cache hit!





Instruction @ 0x00005555555554a92





Integer @ 0x00007fffffffffffab48



Instruction @ 0x00005555555554a94



Integer @ 0x00007fffffffffffab48



Instruction @ 0x00005555555554a96











#### Cache Miss

- Select a "victim" way index ... way to replace
  - If there is an unused way (valid flag off), use it
  - Pick a way that is unlikely to be used in the near future (Project 1)
    - Random, Least Recently Used, Least Frequently Used
- If "dirty" flag is on, copy block from this way to memory
- Write tag to CAM at the chosen way index
- Copy block starting at tag (with block offset zeroed) from memory to the chosen way in Cache RAM
- Turn valid flag for this set on, and dirty bit off

#### Fully Associative Cache Pros and Cons

#### Advantages

- Cache always contains most important memory
  - Therefore, Cache Hit Rate is high
  - Therefore, speed is fast

#### Disadvantages

- Lots of very expensive CAM memory
- Choosing victim can be slow or incorrect
- Need extra data to choose victim

#### Direct Map Cache

• Define cache *block size* =  $2^b$  the amount of data transferred between cache and RAM memory – most often  $64=2^6$  bytes

- Divide the cache up into 2<sup>s</sup> sets
  - Each set contains one way (e.g. 64 byte block of memory)
  - Each set identified by ID *tag* where this way comes from
  - Each set contains flags, valid flag and dirty flag
  - For instance, an 8K direct map cache contains  $128=2^7$  sets

#### Address Sub-Fields

- Divide each memory address into three sub-fields
  - Tag High order bits where in memory this block comes from
  - Set Index s intermediate bits -which set this block is associated with
  - Block Offset b Low order bits that define the offset within a block

| <b>2</b> <sup>63</sup> | 262             |  | 214             | <b>2</b> <sup>13</sup> | 212                    | 211             | 210             | <b>2</b> <sup>9</sup> | <b>2</b> <sup>8</sup> | 27             | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24    | <b>2</b> <sup>3</sup> | 22    | 21    | 20    |
|------------------------|-----------------|--|-----------------|------------------------|------------------------|-----------------|-----------------|-----------------------|-----------------------|----------------|-----------------------|-----------------------|-------|-----------------------|-------|-------|-------|
| b <sub>63</sub>        | b <sub>62</sub> |  | b <sub>14</sub> | b <sub>13</sub>        | b <sub>12</sub>        | b <sub>11</sub> | b <sub>10</sub> | $b_9$                 | $b_8$                 | b <sub>7</sub> | $b_6$                 | $b_5$                 | $b_4$ | $b_3$                 | $b_2$ | $b_1$ | $b_0$ |
| 000055555554           |                 |  | 0               | 1                      | 0                      | 1               | 0               | 1                     | 0                     | 0              | 1                     | 0                     | 0     | 0                     | 1     | 0     |       |
| 00007fffffffff8        |                 |  |                 | 1                      | 0                      | 1               | 0               | 1                     | 1                     | 0              | 1                     | 0                     | 0     | 1                     | 0     | 0     | 0     |
| 00007fffffffff8        |                 |  |                 | 1                      | 0                      | 1               | 0               | 1                     | 1                     | 1              | 0                     | 0                     | 0     | 1                     | 1     | 0     | 0     |
| Tag                    |                 |  |                 |                        | Set Index Block Offset |                 |                 |                       |                       |                |                       |                       |       |                       |       |       |       |

#### Direct Map Cache









#### Direct Map Cache



56





















## Direct Map Cache



# Direct Map Cache

Data @ 0x00007fffffffffffb8C



## On memory access request

- 1. Use set index to choose correct set
- 2. If "valid" flag is off, cache miss...
- 3. Compare tag if not equal evict block... cache miss...
  - If "dirty" flag is on, write line back to main memory based on tag and set
  - Read main memory line from new tag/set into this set
- 4. Use block offset to access data in cache
  - If memory write, turn on "dirty" flag for this set.

## Direct Map Hit Rates

- Sequential access Cache miss after  $8,192 = 0x2000 = 2^{13}$  bytes
  - 99.988% hit rate ... pretty good!

- Problems occur when two access trends overlap
  - For instance, if binary code is stored at 0x000000000ca4000
  - data is stored at 0x7FFFFFFFF64000
  - BOTH MAP TO SET 0!
  - Assuming alternate code/data memory access, cache miss EVERY time!
  - 0.000 hit rate ... pretty bad!

#### Direct Map Cache Pros and Cons

#### Advantages

- No expensive CAM memory
- Choosing victim no cost / fast
- No extra data for victim choice
- Speeds up cache miss

#### **Disadvantages**

- Hit rate not always high
- Therefore, can be slow

# Set Associative Cache (Hybrid)

- Define cache *block size* =  $2^b$  the amount of data transferred between cache and ROM memory most often  $64=2^6$  bytes
- Divide the cache up into 2<sup>s</sup> sets
  - Each set contains several ways (e.g. 64 byte block of memory)
  - Each set identified by ID *tag* where this way comes from
  - Each set contains flags, *valid* flag and *dirty* flag
  - For instance, an 8K 4-way set associative cache contains  $32=2^5$  sets
- Divide each set up into 2<sup>w</sup> ways
  - Each way contains one block (e.g. 64 bytes)
  - Each way contains an ID tag where in memory does this block come from
  - Each way contains flags, valid flag and dirty flag
  - For instance, an 8K 4-way set associative cache contains  $4=2^2$  ways

#### Address Sub-Fields

- Divide each memory address into three sub-fields
  - Tag High order bits where in memory this block comes from
  - Set Index s intermediate bits -which set this block is associated with
  - Block Offset b Low order bits that define the offset within a block

| 26                      | 63 | <b>2</b> <sup>62</sup> |  | 214             | 213             | 212             | 211             | 210             | <b>2</b> <sup>9</sup> | <b>2</b> <sup>8</sup> | 27             | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24    | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21    | 20    |
|-------------------------|----|------------------------|--|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|-----------------------|----------------|-----------------------|-----------------------|-------|-----------------------|-----------------------|-------|-------|
| $\mathbf{b}_{\epsilon}$ | 63 | b <sub>62</sub>        |  | b <sub>14</sub> | b <sub>13</sub> | b <sub>12</sub> | b <sub>11</sub> | b <sub>10</sub> | $b_9$                 | $b_8$                 | b <sub>7</sub> | $b_6$                 | $b_5$                 | $b_4$ | $b_3$                 | $b_2$                 | $b_1$ | $b_0$ |
| 000055555554            |    |                        |  |                 |                 |                 | 0               | 1               | 0                     | 1                     | 0              | 0                     | 1                     | 0     | 0                     | 0                     | 1     | 0     |
| 00007fffffffffa         |    |                        |  |                 |                 |                 | 1               | 0               | 1                     | 1                     | 0              | 1                     | 0                     | 0     | 1                     | 0                     | 0     | 0     |
| 00007ffffffffb          |    |                        |  |                 |                 |                 | 1               | 0               | 1                     | 1                     | 0              | 0                     | 0                     | 0     | 1                     | 1                     | 0     | 0     |
| Tag                     |    |                        |  |                 |                 |                 | Set Index       |                 |                       |                       |                | Block Offset          |                       |       |                       |                       |       |       |



000000000000

Set

## On memory access request

- 1. Use set index to choose correct set
- 2. In that set, use tag w/ CAM to find correct way
- 3. If "valid" flag is off or tag not found, cache miss...
  - Choose way to evict from this set
  - If "dirty" flag is on, write line back to main memory based on tag and set
  - Read main memory line from new tag/set into this set/way
- 4. Use block offset to access data in cache
  - If memory write, turn on "dirty" flag for this set.







Data @ 0x00007fffffffffffb48



Instruction @ 0x00005555555554a94



Data @ 0x00007fffffffffffb48



Instruction @ 0x00005555555554a96





Data @ 0x00007fffffffffbb0c



#### Set Associative Cache Pros and Cons

#### Advantages

- Cache almost always contains most important memory
- Not much expensive CAM memory
  - Small CAM cheaper than big
- Choosing victim not too expensive (1/4 choice)
- Speeds up cache miss

#### Disadvantages

Everything is a compromise





